Chapter 6 - digital 2.ppt

Chapter 6 - digital 2.ppt - Chapter 6 Digital Electronics...

Info iconThis preview shows pages 1–11. Sign up to view the full content.

View Full Document Right Arrow Icon
Chapter 6 Digital Electronics II EE4313 Electronic Circuits II
Background image of page 1

Info iconThis preview has intentionally blurred sections. Sign up to view the full version.

View Full DocumentRight Arrow Icon
NOR Gates Chap 6 - 2 Simplified switch model for the NOR gate with A on Two-input NOR gate
Background image of page 2
NAND Gates Two-input NAND gate (left) Chap 6 - 3 Simplified switch model for the NOR gate with A and B on (right)
Background image of page 3

Info iconThis preview has intentionally blurred sections. Sign up to view the full version.

View Full DocumentRight Arrow Icon
NAND Gate Device Size Selection • The NAND switching transistors can be sized based on the depletion-mode load inverter • To keep the low voltage level comparable with the inverter, the desired R on of M A and M B must be 0.5R on of M S,Inverter Chap 6 - 4 This can be accomplished by approximately doubling (W/L) A and (W/L) B • The sizes can also be chosen by using the design value of V L and using the following equation: i D = K n ' W L S v GS V TN 0.5 v DS ( ) v DS K n ' W L S v GS V TN ( ) v DS
Background image of page 4
NAND Gate Device Size Selection (cont.) • Two sources of error that arise are the facts that the V SB ’s and V GS ’s of the two transistors are not equal. These factors should be considered for proper gate design Chap 6 - 5 • The technique used to calculate the size of the load transistor for the NAND gate is exactly the same as for the depletion-load inverter
Background image of page 5

Info iconThis preview has intentionally blurred sections. Sign up to view the full version.

View Full DocumentRight Arrow Icon
Layout of the NMOS Depletion-Mode NOR and NAND Gates Chap 6 - 6
Background image of page 6
Complex NMOS Logic Design An advantage of NMOS technology is that it is simple to design complex logic functions based on the NOR and NAND gates The circuit in the Chap 6 - 7 figure has the logic function: Y = A + BC + BD
Background image of page 7

Info iconThis preview has intentionally blurred sections. Sign up to view the full version.

View Full DocumentRight Arrow Icon
Complex Logic Gate Transistor Sizing There are two ways to find the W/L ratios of the switching transistors 1) Use the worst-case path (most devices in series) and Chap 6 - 8 choose the W/L ratios to achieve the value of R on equivalent to that of the inverter 2) Partitioning the circuit into a series sub-networks, and make the equivalent on-resistances equal
Background image of page 8
Complex Logic Gate Transistor Sizing The figure on the left shows the worst case technique to find the sizes where (W/L) S = 2.06 is the reference inverter ratio for this technology and Chap 6 - 9 for this technology and the longest path is 3 transistors are in series The figure on the right shows the partitioning technique to find the sizes which gives two 4.12/1 ratios in series which is 2(2.06/1)
Background image of page 9

Info iconThis preview has intentionally blurred sections. Sign up to view the full version.

View Full DocumentRight Arrow Icon
Static Power Dissipation • Static Power Dissipation is the average power dissipation of the logic gate for the high and low logic
Background image of page 10
Image of page 11
This is the end of the preview. Sign up to access the rest of the document.

Page1 / 32

Chapter 6 - digital 2.ppt - Chapter 6 Digital Electronics...

This preview shows document pages 1 - 11. Sign up to view the full document.

View Full Document Right Arrow Icon
Ask a homework question - tutors are online